Test Z6.2+poxxs

AArch64 Z6.2+poxxs
"PodWWXX RfeXX PodRWXX RfeXX PodRWXX WseXX"
Cycle=RfeXX PodRWXX RfeXX PodRWXX WseXX PodWWXX
Relax=
Safe=PodWW PodRW RfeXX WseXX
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=W
Com=Rf Rf Ws
Orig=PodWWXX RfeXX PodRWXX RfeXX PodRWXX WseXX
{ ok=1;
0:X0=x; 0:X4=y; 0:X8=ok;
1:X0=y; 1:X3=z; 1:X7=ok;
2:X0=z; 2:X3=x; 2:X7=ok;
}
 P0              | P1              | P2              ;
 MOV W1,#2       | LDXR W1,[X0]    | LDXR W1,[X0]    ;
 LDXR W2,[X0]    | STXR W2,W1,[X0] | STXR W2,W1,[X0] ;
 STXR W3,W1,[X0] | CBNZ W2,Fail1   | CBNZ W2,Fail2   ;
 CBNZ W3,Fail0   | MOV W4,#1       | MOV W4,#1       ;
 MOV W5,#1       | LDXR W5,[X3]    | LDXR W5,[X3]    ;
 LDXR W6,[X4]    | STXR W2,W4,[X3] | STXR W2,W4,[X3] ;
 STXR W3,W5,[X4] | CBNZ W2,Fail1   | CBNZ W2,Fail2   ;
 CBNZ W3,Fail0   | B Exit1         | B Exit2         ;
 B Exit0         | Fail1:          | Fail2:          ;
 Fail0:          | MOV W6,#0       | MOV W6,#0       ;
 MOV W7,#0       | STR W6,[X7]     | STR W6,[X7]     ;
 STR W7,[X8]     | Exit1:          | Exit2:          ;
 Exit0:          |                 |                 ;
Observed
    z=1; y=1; x=2; ok=1; 2:X5=0; 2:X1=1; 1:X5=0; 1:X1=1; 0:X6=0; 0:X2=1;