Test W+RW+RW+RW+RR+WR+lwsync+lwsync+sync+lwsync+sync

PPC W+RW+RW+RW+RR+WR+lwsync+lwsync+sync+lwsync+sync
"Rfe LwSyncdRW Rfe LwSyncdRW Rfe SyncdRW Rfe LwSyncdRR Fre SyncdWR Fre"
Cycle=Rfe SyncdRW Rfe LwSyncdRR Fre SyncdWR Fre Rfe LwSyncdRW Rfe LwSyncdRW
Relax=LwSyncdRW LwSyncdRR
Safe=Rfe Fre SyncdWR SyncdRW
Prefetch=0:x=T,1:x=F,1:y=W,2:y=F,2:z=W,3:z=F,3:a=W,4:a=F,4:b=T,5:b=F,5:x=T
Com=Rf Rf Rf Rf Fr Fr
Orig=Rfe LwSyncdRW Rfe LwSyncdRW Rfe SyncdRW Rfe LwSyncdRR Fre SyncdWR Fre
{
0:r2=x;
1:r2=x; 1:r4=y;
2:r2=y; 2:r4=z;
3:r2=z; 3:r4=a;
4:r2=a; 4:r4=b;
5:r2=b; 5:r4=x;
}
 P0           | P1           | P2           | P3           | P4           | P5           ;
 li r1,1      | lwz r1,0(r2) | lwz r1,0(r2) | lwz r1,0(r2) | lwz r1,0(r2) | li r1,1      ;
 stw r1,0(r2) | lwsync       | lwsync       | sync         | lwsync       | stw r1,0(r2) ;
              | li r3,1      | li r3,1      | li r3,1      | lwz r3,0(r4) | sync         ;
              | stw r3,0(r4) | stw r3,0(r4) | stw r3,0(r4) |              | lwz r3,0(r4) ;
exists
(1:r1=1 /\ 2:r1=1 /\ 3:r1=1 /\ 4:r1=1 /\ 4:r3=0 /\ 5:r3=0)