Test MP+PPO346

PPC MP+PPO346
"Fre LwSyncdWW Rfe DpAddrdW PosWR DpAddrdR DpCtrldW PosWR DpCtrlIsyncdR"
Cycle=Rfe DpAddrdW PosWR DpAddrdR DpCtrldW PosWR DpCtrlIsyncdR Fre LwSyncdWW
Relax=
Safe=Rfe Fre PosWR LwSyncdWW DpAddrdW DpAddrdR DpCtrldW DpCtrlIsyncdR
Prefetch=1:x=T
Com=Rf Fr
Orig=Fre LwSyncdWW Rfe DpAddrdW PosWR DpAddrdR DpCtrldW PosWR DpCtrlIsyncdR
{
0:r2=x; 0:r4=y;
1:r2=y; 1:r5=z; 1:r9=a; 1:r11=b; 1:r14=x;
}
 P0           | P1             ;
 li r1,1      | lwz r1,0(r2)   ;
 stw r1,0(r2) | xor r3,r1,r1   ;
 lwsync       | li r4,1        ;
 li r3,1      | stwx r4,r3,r5  ;
 stw r3,0(r4) | lwz r6,0(r5)   ;
              | xor r7,r6,r6   ;
              | lwzx r8,r7,r9  ;
              | cmpw r8,r8     ;
              | beq  LC00      ;
              | LC00:          ;
              | li r10,1       ;
              | stw r10,0(r11) ;
              | lwz r12,0(r11) ;
              | cmpw r12,r12   ;
              | beq  LC01      ;
              | LC01:          ;
              | isync          ;
              | lwz r13,0(r14) ;
exists
(1:r1=1 /\ 1:r13=0)