Test MP+dmb+pos-fri-rfi-addr

Executions for behaviour: "1:R0=1 ; 1:R1=0 ; 1:R3=2 ; 1:R5=1 ; y=2"

ARM MP+dmb+pos-fri-rfi-addr
"DMBdWW Rfe PosRR Fri Rfi DpAddrdR Fre"
Cycle=Rfi DpAddrdR Fre DMBdWW Rfe PosRR Fri
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr
Orig=DMBdWW Rfe PosRR Fri Rfi DpAddrdR Fre
{
%x0=x; %y0=y;
%y1=y; %x1=x;
}
 P0           | P1              ;
 MOV R0,#1    | LDR R0,[%y1]    ;
 STR R0,[%x0] | LDR R1,[%y1]    ;
 DMB          | MOV R2,#2       ;
 MOV R1,#1    | STR R2,[%y1]    ;
 STR R1,[%y0] | LDR R3,[%y1]    ;
              | EOR R4,R3,R3    ;
              | LDR R5,[R4,%x1] ;
Observed
    1:R0=1; 1:R1=0; 1:R3=2; 1:R5=1; y=2;