Test WWC+addr+dmbana+A

Executions for behaviour: "0:R0=1 ; 1:R0=2 ; 2:R0=1 ; ok=1 ; x=2 ; y=1"

ARM WWC+addr+dmbana+A
"RfeANa DpAddrdW RfeNaA DMBdRWANa WseNaA"
Cycle=RfeNaA DMBdRWANa WseNaA RfeANa DpAddrdW
Prefetch=1:x=F,1:y=W,2:y=F,2:x=W
Com=Rf Rf Ws
Orig=RfeANa DpAddrdW RfeNaA DMBdRWANa WseNaA
{ ok=1;
%x0=x; %ok0=ok;
%x1=x; %y1=y;
%y2=y; %x2=x; %ok2=ok;
}
 P0                  | P1              | P2                 ;
 MOV %T3,#2          | LDR R0,[%x1]    | LDREX R0,[%y2]     ;
 LDREX R0,[%x0]      | EOR R1,R0,R0    | STREX %T2,R0,[%y2] ;
 STREX %T2,%T3,[%x0] | MOV R2,#1       | CMP %T2,#0         ;
 CMP %T2,#0          | STR R2,[R1,%y1] | BNE Fail2          ;
 BNE Fail0           |                 | DMB                ;
 B Exit0             |                 | MOV R1,#1          ;
 Fail0:              |                 | STR R1,[%x2]       ;
 MOV R1,#0           |                 | B Exit2            ;
 STR R1,[%ok0]       |                 | Fail2:             ;
 Exit0:              |                 | MOV R2,#0          ;
                     |                 | STR R2,[%ok2]      ;
                     |                 | Exit2:             ;
Observed
    0:R0=1; 1:R0=2; 2:R0=1; ok=1; x=2; y=1;