Test WRC+ctrlana+dmbana

Executions for behaviour: "1:R0=1 ; 2:R0=1 ; 2:R1=0 ; ok=1 ; x=1 ; y=1"

ARM WRC+ctrlana+dmbana
"RfeNaA DpCtrldWANa RfeNaA DMBdRRANa Fre"
Cycle=RfeNaA DMBdRRANa Fre RfeNaA DpCtrldWANa
Prefetch=1:x=F,1:y=W,2:y=F,2:x=T
Com=Rf Rf Fr
Orig=RfeNaA DpCtrldWANa RfeNaA DMBdRRANa Fre
{ ok=1;
%x0=x;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0           | P1                 | P2                 ;
 MOV R0,#1    | LDREX R0,[%x1]     | LDREX R0,[%y2]     ;
 STR R0,[%x0] | STREX %T2,R0,[%x1] | STREX %T2,R0,[%y2] ;
              | CMP %T2,#0         | CMP %T2,#0         ;
              | BNE Fail1          | BNE Fail2          ;
              | CMP R0,R0          | DMB                ;
              | BNE LC00           | LDR R1,[%x2]       ;
              | LC00:              | B Exit2            ;
              | MOV R1,#1          | Fail2:             ;
              | STR R1,[%y1]       | MOV R2,#0          ;
              | B Exit1            | STR R2,[%ok2]      ;
              | Fail1:             | Exit2:             ;
              | MOV R2,#0          |                    ;
              | STR R2,[%ok1]      |                    ;
              | Exit1:             |                    ;
Observed
    1:R0=1; 2:R0=1; 2:R1=0; ok=1; x=1; y=1;