Test WRC+ctrlaa+dmbra

Executions for behaviour: "1:R0=1 ; 1:R1=0 ; 2:R0=1 ; 2:R1=0 ; ok=0 ; x=1 ; y=1"

ARM WRC+ctrlaa+dmbra
"RfeNaA DpCtrldWAA RfeAR DMBdRRRA FreANa"
Cycle=RfeNaA DpCtrldWAA RfeAR DMBdRRRA FreANa
Prefetch=1:x=F,1:y=W,2:y=F,2:x=T
Com=Rf Rf Fr
Orig=RfeNaA DpCtrldWAA RfeAR DMBdRRRA FreANa
{ ok=1;
%x0=x;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0           | P1                  | P2                 ;
 MOV R0,#1    | LDREX R0,[%x1]      | LDREX R0,[%y2]     ;
 STR R0,[%x0] | STREX %T2,R0,[%x1]  | DMB                ;
              | CMP %T2,#0          | LDREX R1,[%x2]     ;
              | BNE Fail1           | STREX %T2,R1,[%x2] ;
              | CMP R0,R0           | CMP %T2,#0         ;
              | BNE LC00            | BNE Fail2          ;
              | LC00:               | B Exit2            ;
              | MOV %T3,#1          | Fail2:             ;
              | LDREX R1,[%y1]      | MOV R2,#0          ;
              | STREX %T2,%T3,[%y1] | STR R2,[%ok2]      ;
              | CMP %T2,#0          | Exit2:             ;
              | BNE Fail1           |                    ;
              | B Exit1             |                    ;
              | Fail1:              |                    ;
              | MOV R2,#0           |                    ;
              | STR R2,[%ok1]       |                    ;
              | Exit1:              |                    ;
Observed
    1:R0=1; 1:R1=0; 2:R0=1; 2:R1=0; ok=0; x=1; y=1;