Test Z6.1+rfi-data+rfiar-datarna+data

Executions for behaviour: "0:R1=1 ; 1:R0=1 ; 1:R1=2 ; 2:R0=1 ; ok=1 ; x=1 ; y=2"

ARM Z6.1+rfi-data+rfiar-datarna+data
"Rfi DpDatadW WseNaA RfiAR DpDatadWRNa Rfe DpDatadW Wse"
Cycle=Rfi DpDatadW WseNaA RfiAR DpDatadWRNa Rfe DpDatadW Wse
Prefetch=0:x=F,0:y=W,1:y=F,1:z=W,2:z=F,2:x=W
Com=Ws Rf Ws
Orig=Rfi DpDatadW WseNaA RfiAR DpDatadWRNa Rfe DpDatadW Wse
{ ok=1;
%x0=x; %y0=y;
%y1=y; %z1=z; %ok1=ok;
%z2=z; %x2=x;
}
 P0           | P1                  | P2           ;
 MOV R0,#2    | MOV %T3,#2          | LDR R0,[%z2] ;
 STR R0,[%x0] | LDREX R0,[%y1]      | EOR R1,R0,R0 ;
 LDR R1,[%x0] | STREX %T2,%T3,[%y1] | ADD R1,R1,#1 ;
 EOR R2,R1,R1 | CMP %T2,#0          | STR R1,[%x2] ;
 ADD R2,R2,#1 | BNE Fail1           |              ;
 STR R2,[%y0] | LDREX R1,[%y1]      |              ;
              | EOR R2,R1,R1        |              ;
              | ADD R2,R2,#1        |              ;
              | STR R2,[%z1]        |              ;
              | B Exit1             |              ;
              | Fail1:              |              ;
              | MOV R3,#0           |              ;
              | STR R3,[%ok1]       |              ;
              | Exit1:              |              ;
Observed
    0:R1=1; 1:R0=1; 1:R1=2; 2:R0=1; ok=1; x=1; y=2;