Test WRW+WR+dmbnaa+poar

Executions for behaviour: "1:R0=1 ; 1:R1=0 ; 2:R0=1 ; 2:R1=0 ; ok=1 ; y=2"

ARM WRW+WR+dmbnaa+poar
"Rfe DMBdRWNaA WseAA PodWRAR FreRNa"
Cycle=Rfe DMBdRWNaA WseAA PodWRAR FreRNa
Prefetch=1:x=F,1:y=W,2:y=F,2:x=T
Com=Rf Ws Fr
Orig=Rfe DMBdRWNaA WseAA PodWRAR FreRNa
{ ok=1;
%x0=x;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0           | P1                  | P2                  ;
 MOV R0,#1    | LDR R0,[%x1]        | MOV %T3,#2          ;
 STR R0,[%x0] | DMB                 | LDREX R0,[%y2]      ;
              | MOV %T3,#1          | STREX %T2,%T3,[%y2] ;
              | LDREX R1,[%y1]      | CMP %T2,#0          ;
              | STREX %T2,%T3,[%y1] | BNE Fail2           ;
              | CMP %T2,#0          | LDREX R1,[%x2]      ;
              | BNE Fail1           | B Exit2             ;
              | B Exit1             | Fail2:              ;
              | Fail1:              | MOV R2,#0           ;
              | MOV R2,#0           | STR R2,[%ok2]       ;
              | STR R2,[%ok1]       | Exit2:              ;
              | Exit1:              |                     ;
Observed
    1:R0=1; 1:R1=0; 2:R0=1; 2:R1=0; ok=1; y=2;