Executions for behaviour:
"0:R0=0 ; 1:R0=1 ; 1:R1=0 ; 2:R0=0 ; 2:R1=0 ; ok=1 ; x=1 ; y=1"
ARM RWC+dmbnaa+poar+A "RfeANa DMBdRRNaA FreAA PodWRAR FreRA" Cycle=RfeANa DMBdRRNaA FreAA PodWRAR FreRA Prefetch=1:x=F,1:y=T,2:y=F,2:x=T Com=Rf Fr Fr Orig=RfeANa DMBdRRNaA FreAA PodWRAR FreRA { ok=1; %x0=x; %ok0=ok; %x1=x; %y1=y; %ok1=ok; %y2=y; %x2=x; %ok2=ok; } P0 | P1 | P2 ; MOV %T3,#1 | LDR R0,[%x1] | MOV %T3,#1 ; LDREX R0,[%x0] | DMB | LDREX R0,[%y2] ; STREX %T2,%T3,[%x0] | LDREX R1,[%y1] | STREX %T2,%T3,[%y2] ; CMP %T2,#0 | STREX %T2,R1,[%y1] | CMP %T2,#0 ; BNE Fail0 | CMP %T2,#0 | BNE Fail2 ; B Exit0 | BNE Fail1 | LDREX R1,[%x2] ; Fail0: | B Exit1 | B Exit2 ; MOV R1,#0 | Fail1: | Fail2: ; STR R1,[%ok0] | MOV R2,#0 | MOV R2,#0 ; Exit0: | STR R2,[%ok1] | STR R2,[%ok2] ; | Exit1: | Exit2: ; Observed 0:R0=0; 1:R0=1; 1:R1=0; 2:R0=0; 2:R1=0; ok=1; x=1; y=1;