Test WRR+2W+addrnaa+poana+A

ARM WRR+2W+addrnaa+poana+A
"RfeANa DpAddrdRNaA FreAA PodWWANa WseNaA"
Cycle=RfeANa DpAddrdRNaA FreAA PodWWANa WseNaA
Prefetch=1:x=F,1:y=T,2:y=F,2:x=W
Com=Rf Fr Ws
Orig=RfeANa DpAddrdRNaA FreAA PodWWANa WseNaA
{ ok=1;
%x0=x; %ok0=ok;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0                  | P1                 | P2                  ;
 MOV %T3,#2          | LDR R0,[%x1]       | MOV %T3,#1          ;
 LDREX R0,[%x0]      | EOR R1,R0,R0       | LDREX R0,[%y2]      ;
 STREX %T2,%T3,[%x0] | ADD %T1,R1,%y1     | STREX %T2,%T3,[%y2] ;
 CMP %T2,#0          | LDREX R2,[%T1]     | CMP %T2,#0          ;
 BNE Fail0           | STREX %T2,R2,[%T1] | BNE Fail2           ;
 B Exit0             | CMP %T2,#0         | MOV R1,#1           ;
 Fail0:              | BNE Fail1          | STR R1,[%x2]        ;
 MOV R1,#0           | B Exit1            | B Exit2             ;
 STR R1,[%ok0]       | Fail1:             | Fail2:              ;
 Exit0:              | MOV R3,#0          | MOV R2,#0           ;
                     | STR R3,[%ok1]      | STR R2,[%ok2]       ;
                     | Exit1:             | Exit2:              ;
Observed
    0:R0=0; 1:R0=1; 1:R2=0; 2:R0=0; ok=0; x=1; y=1;
and 0:R0=1; 1:R0=1; 1:R2=0; 2:R0=0; ok=0; x=1; y=1;
and 0:R0=0; 1:R0=1; 1:R2=0; 2:R0=0; ok=1; x=1; y=1;
and 0:R0=1; 1:R0=1; 1:R2=0; 2:R0=0; ok=0; x=2; y=1;
and 0:R0=1; 1:R0=2; 1:R2=0; 2:R0=0; ok=0; x=2; y=1;
and 0:R0=1; 1:R0=1; 1:R2=0; 2:R0=0; ok=1; x=2; y=1;
and 0:R0=1; 1:R0=2; 1:R2=0; 2:R0=0; ok=1; x=2; y=1;