Test WRC+datanaa+ctrlisbra+A

ARM WRC+datanaa+ctrlisbra+A
"RfeANa DpDatadWNaA RfeAR DpCtrlIsbdRRA FreAA"
Cycle=RfeANa DpDatadWNaA RfeAR DpCtrlIsbdRRA FreAA
Prefetch=1:x=F,1:y=W,2:y=F,2:x=T
Com=Rf Rf Fr
Orig=RfeANa DpDatadWNaA RfeAR DpCtrlIsbdRRA FreAA
{ ok=1;
%x0=x; %ok0=ok;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0                  | P1                 | P2                 ;
 MOV %T3,#1          | LDR R0,[%x1]       | LDREX R0,[%y2]     ;
 LDREX R0,[%x0]      | EOR R1,R0,R0       | CMP R0,R0          ;
 STREX %T2,%T3,[%x0] | ADD R1,R1,#1       | BNE LC00           ;
 CMP %T2,#0          | LDREX R2,[%y1]     | LC00:              ;
 BNE Fail0           | STREX %T2,R1,[%y1] | ISB                ;
 B Exit0             | CMP %T2,#0         | LDREX R1,[%x2]     ;
 Fail0:              | BNE Fail1          | STREX %T2,R1,[%x2] ;
 MOV R1,#0           | B Exit1            | CMP %T2,#0         ;
 STR R1,[%ok0]       | Fail1:             | BNE Fail2          ;
 Exit0:              | MOV R3,#0          | B Exit2            ;
                     | STR R3,[%ok1]      | Fail2:             ;
                     | Exit1:             | MOV R2,#0          ;
                     |                    | STR R2,[%ok2]      ;
                     |                    | Exit2:             ;
Observed
    0:R0=0; 1:R0=1; 1:R2=0; 2:R0=1; 2:R1=0; ok=0; x=1; y=1;