Test RWC+ctrlisbnaa+dmbana+A

ARM RWC+ctrlisbnaa+dmbana+A
"RfeANa DpCtrlIsbdRNaA FreAA DMBdWRANa FreNaA"
Cycle=RfeANa DpCtrlIsbdRNaA FreAA DMBdWRANa FreNaA
Prefetch=1:x=F,1:y=T,2:y=F,2:x=T
Com=Rf Fr Fr
Orig=RfeANa DpCtrlIsbdRNaA FreAA DMBdWRANa FreNaA
{ ok=1;
%x0=x; %ok0=ok;
%x1=x; %y1=y; %ok1=ok;
%y2=y; %x2=x; %ok2=ok;
}
 P0                  | P1                 | P2                  ;
 MOV %T3,#1          | LDR R0,[%x1]       | MOV %T3,#1          ;
 LDREX R0,[%x0]      | CMP R0,R0          | LDREX R0,[%y2]      ;
 STREX %T2,%T3,[%x0] | BNE LC00           | STREX %T2,%T3,[%y2] ;
 CMP %T2,#0          | LC00:              | CMP %T2,#0          ;
 BNE Fail0           | ISB                | BNE Fail2           ;
 B Exit0             | LDREX R1,[%y1]     | DMB                 ;
 Fail0:              | STREX %T2,R1,[%y1] | LDR R1,[%x2]        ;
 MOV R1,#0           | CMP %T2,#0         | B Exit2             ;
 STR R1,[%ok0]       | BNE Fail1          | Fail2:              ;
 Exit0:              | B Exit1            | MOV R2,#0           ;
                     | Fail1:             | STR R2,[%ok2]       ;
                     | MOV R2,#0          | Exit2:              ;
                     | STR R2,[%ok1]      |                     ;
                     | Exit1:             |                     ;
Observed
    0:R0=0; 1:R0=1; 1:R1=0; 2:R0=0; 2:R1=0; ok=0; x=1; y=1;
and 0:R0=0; 1:R0=1; 1:R1=0; 2:R0=0; 2:R1=0; ok=1; x=1; y=1;